The SOF file is located int rtl/output\_files directory and is called rc4.sof.

Everything works, including bonus.

Simulations are comprised of both quartus waveform and mpf files. The mem\_shuffle module is simulated using quartus, while everything else is simulated using modelsim.

## **Simulations**

### **TASK1 MODULE**



### **TASK2A MODULE**



#### **TASK2B MODULE**

Memory sel is used to select which memory block to communicate to:

- 1 is the working S RAM
- 2 is the ROM
- 3 is the decrypted output RAM
- Idle is the state where the FSM is checking where or not to start
- Outputs are one cycle behind the states
- Once the start signal is high, the state goes to start
  - Decrypt\_mem\_handler becomes high until the FSM goes to the finished state
- At the next clock edge, the state goes to increment i
  - $\circ$  i = i + 1, everything else is off
- At the next clock edges, the state goes to setup\_read\_i, read\_i, and sample\_i
  respectively
  - These states are used for retrieving s[i] from memory
  - For these states, address is assigned to i and memory\_sel is assigned to 1
  - temp\_i is assigned to q\_data at the sample\_i state and stores the read value s[i]
- At the next clock edge, the state goes to add to j
  - j = j + s[i] (temp\_i), everything else is off
- At the next clock edges, the clock goes to setup\_read\_j, read\_j, and sample\_j
  respectively
  - These states are used for retrieving s[j] from memory

- For these states, address is assigned to j and memory\_sel is assigned to 1
- temp\_j is assigned to a\_data at the sample\_j state and stores the read value s[j]



- At the next clock edge, the state goes to write\_to\_i
  - o s[i] = temp\_j
  - Memory\_sel = 1
  - The address signal becomes i, the data signal becomes temp\_j, and the wen signal (write enable) goes high
- At the next clock edge, the state goes to write\_to\_j
  - o s[j] = temp\_j
  - Memory sel = 1
  - The address signal becomes j, the data signal becomes temp\_i, and the wen signal remains high
- At the next clock edges, the state goes to setup\_read\_sum, read\_sum, and sample\_sum respectively
  - These states are used for retrieving s[(s[i]+s[j])] from memory
  - The address is temp\_i + temp\_j (s[i] + s[j]) and memory\_sel = 1 for these states
  - f is assigned to q data at sample sum and holds the read value s[(s[i]+s[i])]
- At the next clock edges, the state goes to setup\_k, read\_k, and sample\_k respectively
  - These states are used for retrieving encrypted output[k] from memory
  - The address is k and the memory\_sel is 2 for these states
  - temp\_k is assigned to q\_data at sample\_k and holds the read value encrypted output[k]
- At the next clock edge, the state goes to write\_output
  - Writes the decoded byte to decrypted output[k]

- The address is k, the memory\_sel is 3, the data is f XOR temp\_k, and the wen is high for this state
- At the next clock edge, the state goes to finished if k has finished all its iterations.
   Otherwise, the state goes to increment\_k
- At increment\_k, the state goes to increment\_i since (valid & ~others\_finished) is high
  - $\circ$  k = k + 1



When the state is write\_output and we have traversed through all iterations (iterations =
 1), the state becomes finished and stays at finished



• At increment k, the state goes to finished since (valid & ~others finished) is low

| +- /test_mem_decrypt/q_data               | 00000001 | 00000001                                            |
|-------------------------------------------|----------|-----------------------------------------------------|
| /test_mem_decrypt/clk                     | 1        |                                                     |
| /test_mem_decrypt/reset                   | 0        |                                                     |
| / /test_mem_decrypt/start                 | 1        |                                                     |
| Outputs                                   |          | (Outputs)                                           |
|                                           | 00000000 | 0 100000000                                         |
| test_mem_decrypt/data                     | 00000000 | 00000000                                            |
| //test_mem_decrypt/wen                    | 0        |                                                     |
| +- /test_mem_decrypt/memory_sel           | 00       | 01 10 11 00                                         |
|                                           | 1        |                                                     |
| // /test_mem_decrypt/decrypt_mem_handler  | 0        |                                                     |
| =                                         |          | (Internal Signals)                                  |
| 🛓 -🔷 /test_mem_decrypt/DUT/i              | 00000001 | 00000001                                            |
| 📥 🥎 /test_mem_decrypt/DUT/j               | 00000001 | 00000001                                            |
| 🙀 🥎 /test_mem_decrypt/DUT/k               | 000001   | 000000 000001                                       |
| 🙀 🥎 /test_mem_decrypt/DUT/temp_i          | 00000001 | 00000001                                            |
| <pre></pre>                               | 00000001 | 00000001                                            |
| 🙀 🥎 /test_mem_decrypt/DUT/temp_k          | 00000001 | 00000001                                            |
| 🖶 🔷 /test_mem_decrypt/DUT/f               | 00000001 | 00000001                                            |
|                                           | 1        |                                                     |
| └-�️ /test_mem_decrypt/DUT/other_finished | St1      |                                                     |
| ■-♦ STATE                                 |          | (STATE)                                             |
| /test_mem_decrypt/DUT/state               | finished | s read k sample k write output increment k finished |
| // /test_mem_decrypt/DUT/next_state       | finished | r sample k write output increment k finished        |
|                                           |          |                                                     |

# RC4\_BRUTE\_FORCE SIMULATION:

Port Assignments:

The state transitions are described in the order that they occur



All outputs for a specific state occur one cycle after the state arrives

When the rst signal is high, the state goes to START

- The counter signal is initialized to init\_val, which is set as 0
- reset\_pulse, solved, and solved\_counter are all set to 0 as well
- At the next clock edge (rst is low), the state goes to CHECK\_FINISH
- Since finish decrypt is low, the state goes from CHECK FINISH to START
- At the next clock edge, the state goes to CHECK\_FINISH
- Since finish\_decrypt is high this time, the state goes from CHECK\_FINISH to CHECK\_VALID
- Since the valid signal is low, the state goes from CHECK VALID to INCREMENT
  - At increment, counter is assigned to counter + core\_count, where core\_count is 1
  - The reset pulse signal is set to high
- At the next clock edge, the state goes to FINISH
- At the next clock edge, the state goes to START
  - The reset\_pulse signal is grounded
- After a few clock\_edges, the state goes back to CHECK\_VALID
- Since the valid signal is high, the state goes to CHECK\_STOP
- Since the stop\_all signal is low, the state goes to CRACKED
  - solved counter is assigned to be the counter signal
- The rst signal is toggled and the state goes back to CHECK\_STOP after a few clock edges
- Since the stop\_all signal is high, the state goes back to START



## State Encodings:

```
// State definitions
localparam START = 3'b000;
localparam CHECK_FINISH = 3'b001;
localparam CHECK_VALID = 3'b010;
localparam CHECK_STOP = 3'b011;
localparam INCREMENT = 3'b100;
localparam FINISH = 3'b101;
localparam CRACKED = 3'b110;
```

# Signal Tap:

## MEM\_init (task1)



## MEM\_shuffle (task2a)



### MEM\_decrypt (task2b)

The states go in order as they were listed above and have the same outputs as described in the simulations

- When the state is a setup\_read, read, or sample\_state, the address signal takes in the address we want to read from
- When the state is a write state, the wen signal goes high and the data changes to the value we want to write to memory (address becomes where we want to write to)
- Memory\_sel is 2 during the setup\_k, read\_k, and sample\_k, states and 3 during the write\_output state



# RC4\_brute\_force (task3)

